SyncCharts (Safe State Machines) From Esterel to SyncCharts From Esterel to SyncCharts The 5-Minute Review Session Synchronous Languages—Lecture 10 Prof. Dr. Reinhard von Hanxleden 1. In constructiveness analysis, how can we minimize the number of gate evaluations? Christian-Albrechts Universität Kiel Department of Computer Science 2. How do the computational complexities of Malik vs. Shiple Real-Time Systems and Embedded Systems Group compare? 4 Dec. 2018 3. How do we extend the constructiveness analysis to circuits Last compiled: January 29, 2019, 10:54 hrs with latches? 4. What is the computational problem class of the constructiveness analysis problem? **SyncCharts** 5. What are Core SCCharts? CAU Slide 1 CAU Slide 3 Synchronous Languages Lecture 10 Synchronous Languages Lecture 10 SyncCharts (Safe State Machines) SyncCharts (Safe State Machines) Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism From Esterel to SyncCharts A Tour of SyncCharts

### The 5-Minute Review Session

- 1. Why does constructiveness analysis matter in circuit design?
- 2. How do cyclic and acyclic circuits differ?
- 3. How do we analyze constructiveness of a cyclic circuit?
- 4. How do we extend Boolean functions to three-valued logic?
- 5. Are TVFs monotonic? What does that mean?

# Overview

#### SyncCharts (Safe State Machines)

Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

#### From Esterel to SyncCharts

#### From SyncCharts to Esterel

| Sync                             | Charts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Comparison with Hare<br>Simple Automata, Hie<br>A Tour of SyncCharts                 | I's Statecharts<br>erarchy, Concurrency/Parallelism       | S                                                                                                | yncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel                                                                                 | Comparison with Hard<br>Simple Automata, Hie<br>A Tour of SyncCharts | el's Statecharts<br>erarchy, Concurrency/Parallelism |
|----------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------|
| Statecharts                      |                                                                                          |                                                                                      |                                                           | Harel-Statec                                                                                     | harts vs. SyncCh                                                                                                                                                            | arts—Differe                                                         | ences                                                |
| Statecharts pr<br>In a nutshell: | roposed by David<br>Statecharts =<br>+<br>+<br>+<br>+                                    | Harel [1987]<br>Mealy Machir<br>hierarchy (dep<br>orthogonality<br>broadcast<br>data | nes<br>oth)                                               | SyncCharts<br>Synchro<br>Determ<br>Compil<br>No inte<br>No hide<br>Multipl<br>Negatio<br>No inte | differ from other imp<br>onous framework<br>iinism<br>ation into backend la<br>erpretation for simulat<br>den behaviour<br>e events<br>on of events<br>er-level transitions | lementations of<br>nguage Esterel<br>iions                           | Statecharts:                                         |
| C A <sup> </sup> U               | Synchronous Languages                                                                    | Lecture 10                                                                           | Slide 5                                                   | C A U                                                                                            | Synchronous Languages                                                                                                                                                       | Lecture 10                                                           | Slide 7                                              |
| Sync                             | Charts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Comparison with Hare<br>Simple Automata, Hie<br>A Tour of SyncCharts                 | <b>I's Statecharts</b><br>rarchy, Concurrency/Parallelism | S                                                                                                | yncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel                                                                                 | Comparison with Hard<br>Simple Automata, Hid<br>A Tour of SyncCharts | el's Statecharts<br>erarchy, Concurrency/Parallelism |
| Harel-Statecha                   | arts vs. SyncC                                                                           | narts—Simila                                                                         | rities                                                    | Simple Seque                                                                                     | ential Automator                                                                                                                                                            | 1                                                                    |                                                      |

# Harel-Statecharts vs. SyncCharts—Similarities

SyncCharts are made up of elements common to most Statecharts dialects:

- States
- Initial/terminal states
- ► Transitions
- ► Signals/Events
- ► Hierarchy
- Modularity
- Parallelism

 $(\mathbf{I})$ Regular state (circle) Terminal state (doubled circle) Hierarchic state (box with rounded edges) **S1** ► Transitions: Arrows with labels Connectors: Colored circles with single letters

Elements:

States:

SyncChart:

main

SyncCharts (Safe State Machines) From Esterel to SyncCharts Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

# **Hierarchic States**



SyncCharts know four types of states:

- 1. Simple States: Carry just a label.
- 2. Graphic Macrostates: Encapsulates a hierarchy of other states, including further graphic states.
- 3. Textual Macrostates: Contain statements of the Esterel language. They are executed on entry of the state.
- 4. Run Modules: Include other modules.

Transitions are **not** allowed to cross the boundaries of graphic macrostates. This is in contrast to other modelling tools.

# Parallel States



- A transition outside the graphic macrostate with normal termination is activated, when all parallel segments have reached their terminal state.
- If just one segment does not have one or if it is not reached, then the normal termination transition will never be activated.

| C AU | Synchronous Languages                                        | Lecture 10                               | Slide 9                                               | CAU | Synchronous Languages                                        | Lecture 10                                 | Slide 11                                             |
|------|--------------------------------------------------------------|------------------------------------------|-------------------------------------------------------|-----|--------------------------------------------------------------|--------------------------------------------|------------------------------------------------------|
|      |                                                              |                                          |                                                       |     |                                                              |                                            |                                                      |
|      |                                                              |                                          |                                                       |     |                                                              |                                            |                                                      |
| Sy   | ncCharts (Safe State Machines)<br>From Esterel to SyncCharts | Comparison with Ha<br>Simple Automata, H | el's Statecharts<br>ierarchy, Concurrency/Parallelism | Sy  | ncCharts (Safe State Machines)<br>From Esterel to SyncCharts | Comparison with Har<br>Simple Automata, Hi | el's Statecharts<br>erarchy, Concurrency/Parallelism |
|      | From SyncCharts to Esterel                                   | A Tour of SyncChart                      | s                                                     |     | From SyncCharts to Esterel                                   | A Tour of SyncChart                        | S                                                    |

# Parallel States



- Dashed lines (horizontal or vertical) separate parallel executed states inside a graphic macrostate.
- Each segment may be segmented into further parallel segments, but iterative segmentation does not introduce additional hierarchy. All parallel segments in a graphic macrostate are at the same level.

# Modules



From Esterel to SyncCharts

SyncCharts (Safe State Machines)

Slide 10

SyncCharts (Safe State Machines) From Esterel to SyncCharts Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

## Syntax of Transition Labels



Informal syntax of a transition label between states S1 and S2, all elements are optional:

# factor trigger {condition} / effect

Basic activation and action:

- trigger is an expression of signal presence like "A or B"
- Enclosed in braces is the condition. It is a data expression over signal values or variables like "?A=42"
- Behind a single "/" follows the *effect*' as a list of emitted signals if the transition is executed. Multiple signal names are separated with ",".

| CA | U | Synchronous | Languages | Lecture 10 | Slide 13 |
|----|---|-------------|-----------|------------|----------|
|    |   |             |           |            |          |



## Syntax of Transition Labels



Informal syntax of a transition label between states S1 and S2, all elements are optional:

# factor trigger {condition} / effect

#### Extensions:

- "#" is the flag for an immediate transition
- "factor" is the (natural) number of ticks a transition must be active before it is executed. These active ticks does not need to be consecutive, but S1 must be active all the time.

Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

# Transition Labels: Examples



The following label examples belong to the transition originating at S1 and leading to S2:

#### ► A/B

After entering S1 the signal A is tested from the next tick on. If A is present, then B is emitted in the same tick and state S2 is entered.

► /B

After enabling S1, B is emitted in the next tick and S2 is entered.

► 3 A/

The transition is executed, if S1 is active consecutively and signal A is present for 3 times.

| C   A   U Synchronous Languages | Lecture 10 | Slide 15 |
|---------------------------------|------------|----------|
|---------------------------------|------------|----------|

| SyncCharts | (Safe State Machines) | Comparison with Harel's Statecharts                 |
|------------|-----------------------|-----------------------------------------------------|
| From       | Esterel to SyncCharts | Simple Automata, Hierarchy, Concurrency/Parallelism |
| From       | SyncCharts to Esterel | A Tour of SyncCharts                                |

## Transition Labels: Examples

► #A/

CAU

If S1 is entered, signal A is tested from the same tick on. If A is present in the tick S1 is entered then state S2 is entered in the same tick.

► {?A=42}/

The transition is executed, if the (valued) signal A carries the value 42. A does not need to be present for this test.

- ► A {?A=42}/ This test succeeds if A is present and carries the value 42.
- A and (B or C)/ Logical combination of signal presence.
- {?A=10 and (?B<3 or ?C=1)}/ Logical combination of value tests.
- /A(2), B(4)
   Emission of multiple valued signals.

Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

# Transition Priorities



- When more than one transition departs a state, an automatic (but editable) priority ordering is established.
- The transition labels are evaluated according to their priority.
- The first label that succeeds activates its transition.
- Low numbers mean high priority.

SyncCharts (Safe State Machines) Comparison with Harel's Statecharts From Esterel to SyncCharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

# **Transition Types**



#### 3. Red bullet: Strong abort

The action for the current tick of the old state is not executed. Only the transition action and the entry action of the new state is executed.

4. Green triangle: Normal termination This transition can be used to exit macro states. It is activated when the macro state terminates.

All these transition types must not be confused with "immediate" or "delayed" evaluation of the transition label (label prefix "#").

| C A U | Synchronous Languages          | Lecture 10                    | Slide 17               | C A U | Synchronous Languages        | Lecture 10                | Slide 19                    |
|-------|--------------------------------|-------------------------------|------------------------|-------|------------------------------|---------------------------|-----------------------------|
|       |                                |                               |                        |       |                              |                           |                             |
|       |                                |                               |                        |       |                              |                           |                             |
|       |                                |                               |                        |       |                              |                           |                             |
| Sy    | ncCharts (Safe State Machines) | Comparison with Harel's State | charts (D. H. P.       | Sync  | Charts (Safe State Machines) | Comparison with Harel's S | tatecharts                  |
|       | From Esterel to SyncCharts     | Simple Automata, Hierarchy, G | oncurrency/Parallelism |       | From Esterel to SyncCharts   | Simple Automata, Hierarc  | ny, Concurrency/Parallelism |
|       | From SyncCharts to Esterel     | A Tour of SyncCharts          |                        |       | From SyncCharts to Esterel   | A Tour of SyncCharts      |                             |

# Transition Types and Labels

Some transition types have restrictions on their labels:

- main transdiff 000
- Initial arc:

These are always "immediate," therefore the additional flag "#" is not needed.

- Weak abort: No restrictions.
- Strong abort: No restrictions.
- Normal termination: They support no triggers or conditions because they are activated by the termination of the originating state. The immediate flag is not used either.



**Transition Types** 

# the chart with the other states.

SyncCharts feature four different types of transitions: They are

1. Initial connector: Initial arc

2. No symbol: Weak abort

Synchronous Languages

When the trigger/condition of the transition is enabled, then the actions of the originating state in the current tick are executed for a last time, then the transition action, and the entry action of the new state. In other words:

Initial arcs connect the initial connectors of

The old state can "express it's last will".

Slide 18

CAU

Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

#### Connectors

The type of a transition interacts with it's priority:

- Strong abort: Highest priority
- ► Weak abort: Middle priority
- ► Normal termination: Lowest priority

main\_conn var i:intege ම sub state 

### Initial connector

This (artificial) SyncChart demonstrates all four connector states:

- Activated at activation of the macrostate
- Only departing transitions permitted
- ► All connected transitions are "immediate"

#### Conditional connector

- ► All departing transitions are "immediate"
- ► One departing "default" transition without condition must be present.

| C A U | Synchronous Languages           | Lecture 10                    | Slide 21                | c | CIAU    | Synchronous Languages     | Lecture 10                     | Slide 23               |
|-------|---------------------------------|-------------------------------|-------------------------|---|---------|---------------------------|--------------------------------|------------------------|
|       |                                 |                               |                         |   |         |                           |                                |                        |
|       |                                 |                               |                         |   |         |                           |                                |                        |
| 9     | yncCharts (Safe State Machines) | Comparison with Harel's State | charts                  |   | SyncCha | rts (Safe State Machines) | Comparison with Harel's Stated | charts                 |
|       | From Esterel to SyncCharts      | Simple Automata, Hierarchy, ( | Concurrency/Parallelism |   | Fi      | om Esterel to SyncCharts  | Simple Automata, Hierarchy, C  | oncurrency/Parallelism |
|       | From SyncCharts to Esterel      | A Tour of SyncCharts          |                         |   | Fi      | om SyncCharts to Esterel  | A Tour of SyncCharts           |                        |

# Local Signals and Variables



#### Local signals

- Defined in the body of a graphical macrostate
- Shared between parallel threads

#### Local variables

Not shared

### Connectors

This (artificial) SyncChart demonstrates all four connector states:



# Suspend connector

- ▶ The suspend state is always active.
- Only one departing transitions is permitted.
- ► The transition can only hold a trigger expression.
- ► The "immediate" flag can be enabled on demand.
- When the transition is activated, then the target state is (strongly) suspended.

Comparison with Harel's Statecharts Simple Automata, Hierarchy, Concurrency/Parallelism A Tour of SyncCharts

## Connectors

This (artificial) SyncChart demonstrates all four connector states:



# History connector

 This connector is directly attached to macrostates

- Only incoming transitions can connect.
- The previous state of the macrostate is restored when it is entered through a history connector.

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart Step 3: Optimizations

#### Overview

#### SyncCharts (Safe State Machines)

#### From Esterel to SyncCharts

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart Step 3: Optimizations

#### From SyncCharts to Esterel



# Equivalence of SyncCharts and Esterel

- Esterel and SyncCharts look different
- However, underlying model of computation/semantics are equivalent
- Both are based on synchrony hypothesis
- Can translate one into the other

- Motivation
  - Can transform Esterel projects into SyncCharts
  - Better visualization of the behavior of Esterel projects
  - Combine benefits of textual editing and graphical viewing (see KIELER project)
  - Didactical purposes

Slide 28



| Step 1: Transform Esteral to Sync hart |  |
|----------------------------------------|--|

SyncCharts (Safe State Machines)

From Esterel to SyncCharts

Step 1: Transform Esterel to SyncChart

Step 2: Reduce to Fully Graphical SyncChart

|                | Torri Syricenarts to L | _sterer step s. | Optimizations |
|----------------|------------------------|-----------------|---------------|
|                |                        |                 |               |
| Step 2: Reduce | to Fully (             | Graphical       | SyncChart     |

SyncCharts (Safe State Machines)

From Esterel to SyncCharts

Step 1: Transform Esterel to SyncChart

Step 2: Reduce to Fully Graphical SyncChart



Weak Abortion



+ 19 additional rules

Translation of traps not trivial—see [Prochnow et al. 2006]

Slide 32

SyncCharts (Safe State Machines) S From Esterel to SyncCharts S From SyncCharts to Esterel S

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart Step 3: Optimizations

#### Example: ABRO Applying Rule (module)



SyncCharts (Safe State Machines) From Esterel to SyncCharts From SyncCharts to Esterel

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart Step 3: Optimizations

# Example: ABRO

Applying Rule (sequence)







Example: ABRO Applying Rule (loopeach)



Example: ABRO Applying Rules (parallel) + (emit)





6

SyncCharts (Safe State Machines) From Esterel to SyncCharts

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart Step 3: Optimization

SyncCharts (Safe State Machines) From Esterel to SyncCharts From SyncCharts to Esterel Step 3: Optimizations

Step 1: Transform Esterel to SyncChart Step 2: Reduce to Fully Graphical SyncChart

e\_1/a\_1,a

. . .

e\_n/a\_n,a

#### Example: ABRO Applying Rule (simple await)







#tick/a

| C A U | Synchronous Languages                                                                      | Lecture 10                                                                            | Slide 37                     | C A U | Synchronous Languages                                                                        | Lecture 10                                                                          | Slide 39                         |
|-------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------|-------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|
|       |                                                                                            |                                                                                       |                              |       |                                                                                              |                                                                                     |                                  |
|       |                                                                                            |                                                                                       |                              |       |                                                                                              |                                                                                     |                                  |
| Sy    | ncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Step 1: Transform Esterel to<br>Step 2: Reduce to Fully Grap<br>Step 3: Optimizations | SyncChart<br>hical SyncChart |       | SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Step 1: Transform Esterel t<br>Step 2: Reduce to Fully Gra<br>Step 3: Optimizations | o SyncChart<br>aphical SyncChart |

### Step 3: Optimizations

#### Motivation

- ► Automatic synthesis produces "verbose" modules
- ▶ However, also human modelers (esp. novices) may produce sub-optimal models

#### Notes:

- It may be a matter of style/opinion what "optimal" means
- ▶ However, consistency in style is desirable in any case—and standardized optimization rules help to achieve this

# Step 3: Optimizations

Step 3: Optimizations

e\_1 / a\_1

e\_n/a\_n

. . .

Removing Simple States

Flattening Hierarchy



#### Preconditions:

- no abort originates from S
- ► S has no local signals

+ further rules to remove conditionals, combine terminal states, remove normal terminations

Lecture 10

| (                                      | SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Examples<br>Structural Translation<br>Ordering States |          | Sync                                                                                                                  | Charts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Examples<br>Structural Translation<br>Ordering States |          |
|----------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|
| Overview                               |                                                                                              |                                                       |          | Basic Idea                                                                                                            |                                                                                          |                                                       |          |
| SyncCharts                             | (Safe State Machines                                                                         | )                                                     |          |                                                                                                                       |                                                                                          |                                                       |          |
| From Ester                             | el to SyncCharts                                                                             |                                                       |          | <ul><li>Structura</li><li>Simple-Structura</li></ul>                                                                  | l Induction on Sync<br>tates become await                                                | :Chart<br>;                                           |          |
| From SyncCharts to Esterel<br>Examples |                                                                                              |                                                       |          | <ul> <li>Macro-States become abort</li> <li>Parallel stays parallel</li> <li>Problem: How to order states?</li> </ul> |                                                                                          |                                                       |          |
| Orderin                                | g States                                                                                     |                                                       |          | i robien.                                                                                                             |                                                                                          |                                                       |          |
|                                        |                                                                                              |                                                       |          |                                                                                                                       |                                                                                          |                                                       |          |
| C A U                                  | Synchronous Languages                                                                        | Lecture 10                                            | Slide 41 | c A U                                                                                                                 | Synchronous Languages                                                                    | Lecture 10                                            | Slide 43 |
| 2                                      | SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Examples<br>Structural Translation<br>Ordering States |          |                                                                                                                       |                                                                                          |                                                       |          |
|                                        |                                                                                              |                                                       |          |                                                                                                                       |                                                                                          |                                                       |          |

# From SyncCharts to Esterel

- ▶ Intermediate Step from SyncChart to C-Code (or VHDL, ...)
- ► This is what Esterel Studio does
- This translation is one possibility to define the semantics of SyncCharts.
- The following description of the translation is based on [André 1996] and the synthesis actually done by Esterel Studio (excluding the optimizations done by Esterel Studio)

| SyncCharts (Safe State Machines) |  |
|----------------------------------|--|
| From Esterel to SyncCharts       |  |
| From SyncCharts to Esterel       |  |



SyncCharts (Safe State Machines) From Esterel to SyncCharts From SyncCharts to Esterel

Parallel

Examples Structural Translation **Ordering States** 

# Simple Await





SyncCharts (Safe State Machines) Examples Structural Translation From Esterel to SyncCharts From SyncCharts to Esterel **Ordering States** 

For an empty state, it is irrelevant whether an outgoing transition is strong or weak. This is directly reflected in the Esterel code.

# Simple Hierarchy



| SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | <b>Examples</b><br>Structural Translation<br>Ordering States                                                                                                                                                                          | SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts<br><b>From SyncCharts to Esterel</b> | Examples<br>Structural Translation<br>Ordering States                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mple Circle                                                                                  |                                                                                                                                                                                                                                       | Not–so–simple Cycle                                                                                 |                                                                                                                                                                                                                                                                                                                                                                         |
| Circle                                                                                       | <pre>module Circle:<br/>input I1, I2;<br/>output 01, 02;<br/>nothing;<br/>loop<br/>await case (tick) do<br/>nothing;<br/>await case (tick) do<br/>nothing<br/>end await<br/>end await<br/>end await<br/>end loop<br/>end module</pre> | Adder<br>S1  1 xor 12/0<br><1 <2><br>(11 and 12 not (11 or 12)<br>1><br>S2  11 and 12 / 0           | <pre>signal sc_go_35_S2 in<br/>loop<br/>if (sc_go_35_S2) then<br/>await % state S2<br/>case (not (I1 or I2)) do<br/>nothing<br/>case (I1 and I2) do<br/>emit 0; emit sc_go_35_S2<br/>end await<br/>else<br/>await % state S1<br/>case (I1 and I2) do<br/>emit sc_go_35_S2<br/>case (I1 xor I2) do<br/>emit 0<br/>end await<br/>end if<br/>end loop<br/>end signal</pre> |
| C   A   U Synchronous Languages                                                              | Lecture 10 Slide 47                                                                                                                                                                                                                   | C   A   U Synchronous Languages                                                                     | Lecture 10 Slide 49                                                                                                                                                                                                                                                                                                                                                     |
| SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts                               | Examples<br>Structural Translation                                                                                                                                                                                                    | SyncCharts (Safe State Machines)<br>From Esterel to SyncCharts                                      | Examples<br>Structural Translation                                                                                                                                                                                                                                                                                                                                      |

# Not-so-simple Hierarchy



| nothing;                             |
|--------------------------------------|
| % state Parent                       |
| <pre>trap sc_end_automaton1 in</pre> |
| nothing;                             |
| loop                                 |
| % state C1                           |
| await                                |
| case (I) do                          |
| nothing;                             |
| % state C2                           |
| <pre>exit sc_end_automaton1</pre>    |
| case (tick) do                       |
| emit O                               |
| end await                            |
| end loop                             |
| end trap ;                           |
| nothing;                             |
| halt                                 |

# Components

| The translation is performed on a variant of the And-/Or-Tree                                                 |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| <ul> <li>Reactive Cell</li> <li>State + Outgoing transitions</li> <li>State can contain macrostate</li> </ul> |  |  |  |  |  |  |
| Region  Multiple connected Reactive Cells                                                                     |  |  |  |  |  |  |
| Macrostate Nonempty set of Regions                                                                            |  |  |  |  |  |  |
| We have to introduce new signals and traps                                                                    |  |  |  |  |  |  |
| trap end_automaton for normal termination                                                                     |  |  |  |  |  |  |
| signal goto_s for each state s in a region                                                                    |  |  |  |  |  |  |
|                                                                                                               |  |  |  |  |  |  |



While this translation seems obvious, it is only possible due to strong restrictions on terminal states, *e. g.*,

- No outgoing transitions
- ► No *on inside* actions

#### S: suspend

- ► T\_S1/E\_S1 ...: Triggers/effects of strong abortions
- ► T\_W1/E\_W1 ...: Triggers/effects of weak abortions
- ► E\_NT: Effect of normal termination
- ▶ trans\_1 ...: helper signal to indicate which transition is taken

#### Notes:

- In this example, the effects are emissions of some signal; in general, the effects can be more complex
- ▶ For simple states, run M is nothing.
- If no normal termination exists, we have to add a halt after the run. Hence for simple states, which never have normal terminations, the abort is equivalent to an await.
- The module interface may in general contain more signals than the ones shown here.



Note that the disjunction of the triggers must be a

tautology—*i. e.*, it must be ensured that one of the transitions will always be triggered.

- The default behavior is, in each loop iteration, to enter a cell, based on the goto signals, to spend some time in that cell, and then to re-enter the loop via the exception L.
- However, we also want to handle transient states. The signal \(\alpha\) is used to prevent illegal instantanous re-entries of the loop. If \(\alpha\) is still present when it is tested, the corresponding cell has been entered and left again instantaneously, and we are not allowed to re-enter the loop; instead, we continue execution of the same iteration of the loop body.
- When a terminal state is reached, no further behavior is possible, thus the whole region can be stopped; this is done by throwing the exception end\_automaton
- When a cell is run, we bind the transition signals according to the context of the cell. In this example, the transition signal trans\_1 of cell S7 becomes goto\_S4 of region Region2.
- The halt in the loop statement serves to assure the compiler that the loop is not instantaneous.

#### How to order the states of a Region?

- ► A state can be entered and left in the same tick
- Thus several states can be active in the same tick
- ▶ All immediate reachable states have to be later in the loop
- Could forbid immediate transitions
- This would make modeling more difficult
- ► All transitions form a dependence graph
- Remove all delayed abortions from this graph
- ▶ Note: normal terminations might be immediate
- This graph has to be acyclic!

#### Summary

- SyncCharts can be translated to Esterel, and vice versa
- Translation of SyncCharts to Esterel:
  - Structural induction of And-/Or-Tree
  - Macrostates, regions and reactive cells are translated separately
  - Challenge: unstructured control flow
- ► Translation from Esterel to SyncCharts:
  - Structural induction on Esterel code
  - Resulting SyncChart has to be optimized to become readable
  - Challenge: traps

| C A U | Synchronous Languages | Lecture 10 | Slide 55 | C A U  | Synchronous Languages                                                                  | Lecture 10                                            | Slide 56 |
|-------|-----------------------|------------|----------|--------|----------------------------------------------------------------------------------------|-------------------------------------------------------|----------|
|       |                       |            |          |        |                                                                                        |                                                       |          |
|       |                       |            |          | SyncCh | arts (Safe State Machines)<br>From Esterel to SyncCharts<br>From SyncCharts to Esterel | Examples<br>Structural Translation<br>Ordering States |          |

If the graph contains a cycle, we could consider further details, to decide whether the circle can really occur, *e. g.*, whether normal termination can take place in the first tick.

# To Go Further

- David Harel, Statecharts: A Visual Formulation for Complex Systems, Science of Computer Programming, 8(3), June 1987, pp. 231–274
- Charles André, Semantics of SyncCharts, Technical Report ISRN I3S/RR-2003-24-FR, I3S Laboratory, Sophia-Antipolis, France, April 2003, http:

//www.i3s.unice.fr/~andre/CA%20Publis/SSM03/overview.html

- Steffen Prochnow, Claus Traulsen, and Reinhard von Hanxleden, Synthesizing Safe State Machines from Esterel, Proceedings of ACM SIGPLAN/SIGBED Conference on Languages, Compilers, and Tools for Embedded Systems (LCTES'06), Ottawa, Canada, June 2006, https://rtsys.informatik.uni-kiel.de/~biblio/downloads/ papers/lcts06.pdf
- Ulf Rüegg, Interactive Transformations for Visual Models, B.Sc.-Thesis, Dept. of CS, Kiel University, March 2011, https://rtsys.informatik. uni-kiel.de/~biblio/downloads/theses/uru-bt.pdf